← Retour aux CVEs
CVE-2026-23554
HIGH7.8
Description
The Intel EPT paging code uses an optimization to defer flushing of any cached EPT state until the p2m lock is dropped, so that multiple modifications done under the same locked region only issue a single flush. Freeing of paging structures however is not deferred until the flushing is done, and can result in freed pages transiently being present in cached state. Such stale entries can point to memory ranges not owned by the guest, thus allowing access to unintended memory regions.
Details CVE
Score CVSS v3.17.8
SeveriteHIGH
Vecteur CVSSCVSS:3.1/AV:L/AC:H/PR:L/UI:N/S:C/C:H/I:H/A:H
Vecteur d'attaqueLOCAL
ComplexiteHIGH
Privileges requisLOW
Interaction utilisateurNONE
Publie3/23/2026
Derniere modification3/23/2026
Sourcenvd
Observations honeypot0
Faiblesses (CWE)
CWE-367
References
https://xenbits.xenproject.org/xsa/advisory-480.html(security@xen.org)
http://www.openwall.com/lists/oss-security/2026/03/17/6(af854a3a-2127-422b-91ae-364da2661108)
http://xenbits.xen.org/xsa/advisory-480.html(af854a3a-2127-422b-91ae-364da2661108)
Correlations IOC
Aucune correlation enregistree
This product uses data from the NVD API but is not endorsed or certified by the NVD.